# CSE2006 Microprocessor & Interfacing

#### Module - 4

#### Introduction to Peripheral Interfacing I

#### Dr. E. Konguvel

Assistant Professor (Sr. Gr. 1),
Dept. of Embedded Technology,
School of Electronics Engineering (SENSE),
konguvel.e@vit.ac.in
9597812810



#### Module 4: Introduction Peripheral Interfacing I

- Introduction
- Programmable Peripheral Interface 8255
- Programmable Counter/Interval Timer 8253
- Programmable Interrupt Controller 8259

#### **Programmable Interrupt Controller – 8259**

- Introduction
- Pin Diagram
- Functional Description
- Interrupt Sequence
- Interfacing
- Programming & Operational Modes

#### 8259 – Introduction

#### Mux-based interrupt system & PIC-based interrupt system

Priorities are taken care by PIC





#### 8259 – Introduction

#### **Features**

- 8085, 8086, and 8088 compatible
- Programmable interrupt modes
- Eight-level priority controller
- Single a +5 V supply (no clocks)
- Individual request mask capability
- Available in 28-pin DIP and 28-lead
- Able to accept level or edge -triggered inputs

Expandable to 64 levels

## 8259 – Pin Diagram



## 8259 – Pin Diagram

- $\overline{CS}$  Chip Select: Active low enables read RD and write WR operation between the CPU and the 8259A. INTA functions are independent of  $\overline{CS}$ .
- $\overline{WR}$  Write: Active low, when  $\overline{CS}$  is low, enables the 8259A for write operation. Also enables to accept command words from the CPU.
- $\overline{RD}$  Read: Active low and  $\overline{CS}$  is low, enables the 8259A to release status onto the data bus for the CPU.
- D<sub>7</sub>-D<sub>0</sub> I/O Bidirectional Data: The control, status and interrupt-vector information are transferred through this bus.
- CAS<sub>0</sub>-CAS<sub>2</sub> I/O Cascade Lines: 8279A has only eight interrupts. When the number of interrupts requirement is more, a multiple interrupt controller must be connected in cascade. These pins are outputs for a master 8259A and inputs for a slave 8259A.

### 8259 – Pin Diagram

- $\overline{SP}$  /  $\overline{EN}$  I/O Slave Program / Enable Buffer: When IC is in buffered mode, used as an output to control buffer transceivers (EN). When not in buffered mode, used as an input to designate a master (SP = 1) or slave (SP = 0).
- **INT Interrupt**: High whenever a valid interrupt request is asserted. This pin signal is used to interrupt the CPU.
- IR<sub>0</sub> IR<sub>7</sub>: Used to receive an interrupt request to the CPU by raising an IR input from low to high.
- INTA Interrupt Acknowledge: High when a valid interrupt request is asserted.
- $A_0$  Address Line: This pin works in conjunction with  $\overline{CS}$ ,  $\overline{WR}$ , and  $\overline{RD}$  pins. This is also used by the 8259A to read various command words the CPU writes and status the CPU wishes to read.

## 8259 – Functional Description



#### 8259 – Interrupt Sequence

- 1. One or more of the Interrupt Request lines (IR<sub>7</sub> to IR<sub>0</sub>) are raised high, setting the corresponding IRR bits.
- 2. 8259A evaluates these requests, and sends an INT to the CPU.
- 3. CPU acknowledges the INT and responds with an INTA pulse.
- 4. After receiving an INTA from the CPU group, the highest priority ISR bit is set, and the corresponding IRR bit is reset. The 8259A will also release a CALL instruction code (11001101) onto the 8-bit data bus through its  $D_7$  to  $D_0$  pins.
- 5. CALL instruction will initiate two more INTA pulses to be sent to the 8259A from the CPU group.
- 6. These two INTA pulses allow the 8259A to release its preprogrammed subroutine address onto the data bus. The lower 8-bit address is released at the first INTA pulse and the higher 8-bit address at second.
- 7. This completes the 3-byte CALL instruction released by the 8259A. In the AEOI (automatic end of interrupt) mode, the ISR bit is reset at the end of the third INTA pulse. Otherwise, the ISR bit remains set until an appropriate EOI (end of interrupt) command is issued at the end of the interrupt sequence.

## 8259 – Interfacing



- 8259A accepts two types of command words generated by the microprocessor.
- Two types:
  - Initialization Command Words (ICWs)
  - Operation Command Words (OCWs)
- 8259A programmable interrupt controller can be initialized by sending a sequence of initialization control words (ICWs) to the controller.
- Four initialization control words:
  - ICW<sub>1</sub> and ICW<sub>2</sub> always send to 8259 systems.
  - When system has slave 8259A in cascade mode, ICW<sub>3</sub> must be used.

In some special operations like fully nested mode, ICW₄ can be used.

#### Initialization Command Word 1 (ICW<sub>1</sub>)

- Command received with  $A_0 = 0$  and  $D_4 = 1$ .
- Process:
  - 1. The edge sense circuit is reset, which means that following initialization, an Interrupt Request (IR) input must make a low-to-high transition to generate an interrupt.
  - 2. The Interrupt Mask Register (IMR) is cleared.
  - 3. IR7 input is assigned lowest priority 7.
  - 4. The slave mode address is set to 7.
  - 5. Special mask mode is cleared and status read is set to IRR.
  - 6. If IC4 is 0 then all functions selected in ICW4 are set to zero. Master/Slave in ICW4 is only used in the buffered mode.

#### Initialization Command Word 1 (ICW₁)



#### Initialization Command Word 2 (ICW<sub>2</sub>)



- Bits  $D_7 D_3$  specify address bits  $A_{15} A_{11}$  interrupt vector address when operating in MCS 80/85 mode.
- Bits D<sub>2</sub>–D<sub>0</sub> specify address bits A<sub>10</sub>–A<sub>8</sub> for the interrupt vector address when operating in MCS 80/85 mode.
- These bits can be set to 0 when working on an 8086 system.

 T<sub>3</sub>-T<sub>7</sub> are interrupt vector address when the controller operates in 8086/8088 mode.

# Initialization Command Word 3 (ICW<sub>3</sub>) Master Mode

|   | $D_7$          |                |                |                |                |                |                |                |
|---|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|
| 1 | S <sub>7</sub> | S <sub>6</sub> | S <sub>5</sub> | S <sub>4</sub> | S <sub>3</sub> | S <sub>2</sub> | S <sub>1</sub> | S <sub>o</sub> |

- In the master mode (either when SP = 1, or in buffered mode when M/S = 1 in ICW4) a '1' is set for each slave in the system.
- The master then will release byte 1 of the call sequence (for MCS 80/85 system) and will enable the corresponding slave to release bytes 2 and 3 (for 8086 only byte 2) through the cascade lines.

# Initialization Command Word 3 (ICW<sub>3</sub>) Slave Mode:



- In the slave mode (either when SP = 0, or if BUF = 1 and M/S = 0 in ICW4) bits 2 ± 0 identify the slave.
- The slave compares its cascade input with these bits and, if they are equal, it releases bytes 2 and 3 of the call sequence for 8086 on the data bus.
- $S_0-S_7 = 1$  IR input has a slave and  $S_0-S_7 = 0$  IR input does not have a slave

#### Initialization Command Word 4 (ICW<sub>4</sub>)



#### 8259 Initialization



#### **Operation Command Words (OCWs)**

- These are the command words which command the 8259A to operate in various interrupts modes:
  - 1. Fully nested mode
  - 2. Rotating priority mode
  - 3. Special mask mode
  - 4. Polled mode
- There are three operation command words such as OCW1, OCW2 and OCW3.
- These OCWs may be programmed to change the manner in which the interrupts are to be processed.
- The OCWs can be loaded into the 8259A any time after initialization.

#### Operation Command Word 1 (OCW<sub>1</sub>)



1 = Mask Set, 0 = Mask Reset

- OCW1 sets and clears the mask bits by programming the Interrupt Mask Register (IMR).
- M<sub>7</sub> –M<sub>0</sub> represents the eight mask bits.
- If M = 1, then corresponding interrupt is masked (inhibited) and M = 0 indicates the interrupt is unmasked.
- A write command with  $A_0 = 1$  is interpreted as  $OCW_1$ , and written after  $ICW_2$ .

#### Operation Command Word 2 (OCW<sub>2</sub>)



#### Operation Command Word 3 (OCW<sub>3</sub>)

- The OCW<sub>3</sub> are used:
  - 1. To read the status of registers (IRR and ISR)
  - 2. To set/reset the special mask and polled modes



1 - Poll Command

0 – No Poll Command